General description:
The 74LVC1G74-Q100 is a single positive edge triggered D-type flip-flop with individual data (D),clock (CP), set (SD) and reset (RD) inputs, and complementary Q and Q outputs. Data at theD-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transitionwill be stored in the flip-flop and appear at the Q output. Inputs can be driven from either 3.3 V or5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 Venvironments.Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.This device is fully specified for partial power down applications using IOFF. The IOFF circuitrydisables the output, preventing the potentially damaging backflow current through the device whenit is powered down.This product has been qualified to the Automotive Electronics Council (AEC) standard Q100(Grade 1) and is suitable for use in automotive applications.
Features and benefits:
• Automotive product qualification in accordance with AEC-Q100 (Grade 1)
• Specified from -40 °C to +85 °C and from -40 °C to +125 °C
• Wide supply voltage range from 1.65 V to 5.5 V
• Overvoltage tolerant inputs to 5.5 V
• High noise immunity
• ±24 mA output drive (VCC = 3.0 V)
• CMOS low power consumption
• Direct interface with TTL levels
• IOFF circuitry provides partial Power-down mode operation
• Latch-up performance exceeds 250 mA
• Complies with JEDEC standard:
• JESD8-7 (1.65 V to 1.95 V)
• JESD8-5 (2.3 V to 2.7 V)
• JESD8-B/JESD36 (2.7 V to 3.6 V)
• ESD protection:
• HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
• CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
• Multiple package options
You can get your Nexperia 74LVC1G74DC-Q100 STOCK solution by flling out the form below and we will contact you immediately.